NXP Semiconductors /LPC11D14 /CT32B0 /MCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as MCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (DISABLED)MR0I 0 (DISABLED)MR0R 0 (DISABLED)MR0S 0 (DISABLED)MR1I 0 (DISABLED)MR1R 0 (DISABLED)MR1S 0 (DISABLED)MR2I 0 (DISABLED)MR2R 0 (DISABLED)MR2S 0 (DISABLED)MR3I 0 (DISABLED)MR3R 0 (DISABLED)MR3S 0RESERVED

MR0I=DISABLED, MR2R=DISABLED, MR0R=DISABLED, MR3S=DISABLED, MR2I=DISABLED, MR3I=DISABLED, MR1S=DISABLED, MR3R=DISABLED, MR1I=DISABLED, MR0S=DISABLED, MR1R=DISABLED, MR2S=DISABLED

Description

Match Control Register (MCR). The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs.

Fields

MR0I

Interrupt on MR0: an interrupt is generated when MR0 matches the value in the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR0R

Reset on MR0: the TC will be reset if MR0 matches it.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR0S

Stop on MR0: the TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR1I

Interrupt on MR1: an interrupt is generated when MR1 matches the value in the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR1R

Reset on MR1: the TC will be reset if MR1 matches it.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR1S

Stop on MR1: the TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR2I

Interrupt on MR2: an interrupt is generated when MR2 matches the value in the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR2R

Reset on MR2: the TC will be reset if MR2 matches it.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR2S

Stop on MR2: the TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR3I

Interrupt on MR3: an interrupt is generated when MR3 matches the value in the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR3R

Reset on MR3: the TC will be reset if MR3 matches it.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

MR3S

Stop on MR3: the TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC.

0 (DISABLED): Disabled

1 (ENABLED): Enabled

RESERVED

Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.

Links

()